GD32F20x User Manual
29
Table 7-29. SPI0 alternate function remapping
..................................................................................... 146
Table 7-30. SPI1/I2S1 alternate function remapping
................................................................................ 146
Table 7-31. SPI2/I2S2 alternate function remapping
............................................................................ 146
Table 7-32. CAN0 alternate function remapping
....................................................................................... 147
Table 7-33. CAN1 alternate function remapping
....................................................................................... 147
Table 7-34. ENET alternate function remapping
....................................................................................... 147
Table 7-35. DCI alternate function remapping
.......................................................................................... 148
Table 7-36. TLI alternate function remapping
........................................................................................... 148
Table 7-37. OSC32 pins configuration
Table 7-38. OSC pins configuration 1
Table 7-39. OSC pins configuration 2
Table 12-1. DMA transfer operations (Normal Mode)
.............................................................................. 232
Table 12-2. DMA transfer operations (Full_Data Mode)
........................................................................... 233
Table 12-4. DMA0 requests for each channel
............................................................................................ 237
Table 12-5. DMA1 requests for each channel
............................................................................................ 239
Table 14-1. ADC internal signals
Table 14-2. ADC pins definition
Table 14-3. External trigger for regular channels for ADC0 and ADC1
................................................. 264
Table 14-4. External trigger for inserted channels for ADC0 and ADC1
............................................... 265
Table 14-5. External trigger for regular channels for ADC2
.................................................................... 265
Table 14-6. External trigger for inserted channels for ADC2
.................................................................. 265
timings depending on resolution
.................................................................................. 267
Table 14-8. Maximum output results vs N and M Grayed values indicates truncation
Table 15-2. External triggers of DAC
Table 16-1. Min/max FWDGT timeout period at 40 kHz (IRC40K)
.......................................................... 306
Table 16-2. Min/max timeout value at 60 MHz (f
.............................................................................. 313
Table 18-1. Timers (TIMERx) are divided into five sorts
......................................................................... 326
Table 18-2. Complementary outputs controlled by parameters
............................................................ 343
Table 18-3. Counting direction versus encoder signals
......................................................................... 346
Table 18-4. Slave mode example table
Table 18-5. Counting direction versus encoder signals
......................................................................... 399
Table 18-6. Slave controller examples
Table 18-7. Slave controller examples
Table 19-1. USART important pins description
......................................................................................... 489
Table 19-2. Stop bits configuration
Table 19-3. USART interrupt requests
Table 20-1. Definition of I2C-bus terminology (refre to the I2C specification of philips
Table 20-2. Event status flags
Table 21-1. SPI signal description
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...