GD32F20x User Manual
265
Table 14-4. External trigger for inserted channels for ADC0 and ADC1
ETSIC [2:0]
Trigger Source
Trigger Type
000
TIMER0_TRGO
Internal on-chip signal
001
TIMER0_CH3
010
TIMER1_TRGO
011
TIMER1_CH0
100
TIMER2_CH3
101
TIMER3_TRGO
110
EXTI_15/TIMER7_CH3
External signal
111
SWICST
Software trigger
Table 14-5. External trigger for regular channels for ADC2
ETSRC [2:0]
Trigger Source
Trigger Type
000
TIMER2_CH0
Internal on-chip signal
001
TIMER1_CH2
010
TIMER0_CH2
011
TIMER7_CH0
100
TIMER7_TRGO
101
TIMER4_CH0
110
TIMER4_CH2
111
SWRCST
Software trigger
Table 14-6. External trigger for inserted channels for ADC2
ETSIC [2:0]
Trigger Source
Trigger Type
000
TIMER0_TRGO
Internal on-chip signal
001
TIMER0_CH3
010
TIMER3_CH2
011
TIMER7_CH1
100
TIMER7_CH3
101
TIMER4_TRGO
110
TIMER4_CH3
111
SWICST
Software trigger
14.4.11.
DMA request
The DMA request, which is enabled by the DMA bit of ADC_CTL1 register, is used to transfer
data of regular group for conversion of more than one channel. The ADC generates a DMA
request at the end of conversion of a regular channel. When this request is received, the DMA
will transfer the converted data from the ADC_RDATA register to the destination location
which is specified by the user.
Note
: Only ADC0 and ADC2 have this DMA capability. ADC1 converted data can be
transferred in ADC sync mode.
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...