GD32F20x User Manual
481
Figure 18-79. Up-counter timechart, PSC=0/1
CEN
CNT_CLK(PSC_CLK)
CNT_REG
5E
5F
60
61
62
63
00
01
02
03
04
05
06
07
Update event (UPE)
Update interrupt flag (UPIF)
CNT_REG
5F
60
Update event (UPE)
Update interrupt flag (UPIF)
Hardware set
Software clear
Hardware set
TIMERx_PSC PSC == 0
TIMERx_PSC PSC == 1
TIMER_CK
08
63
62
61
00
01
02
03
CNT_CLK(PSC_CLK)
Figure 18-80. Up-counter timechart, change TIMERx_CAR on the go
TIMER_CK
CEN
CNT_CLK(PSC_CLK)
CNT_REG
5E
5F
60
61
62
63
00
01
02
03
04
05
06
07
Update event (UPE)
Update interrupt flag (UPIF)
Auto-reload register
65
63
change CAR Vaule
CNT_REG
5E
5F
60
61
62
63
64
65
00
01
02
62
63
00
Update event (UPE)
Update interrupt flag (UPIF)
Auto-reload register
65
63
change CAR Vaule
65
63
Auto-reload shadow regist er
...
Hardware set
Hardware set
Software clear
Hardware set
ARSE = 0
ARSE = 1
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...