GD32F20x User Manual
280
0: External trigger for regular channel disable
1: External trigger for regular channel enable
19:17
ETSRC[2:0]
External trigger select for regular channel
For ADC0 and ADC1:
000: Timer 0 CH0
001: Timer 0 CH1
010: Timer 0 CH2
011: Timer 1 CH1
100: Timer 2 TRGO
101: Timer 3 CH3
110: EXTI line 11/ Timer 7 TRGO
111: SWRCST
For ADC2:
000: Timer 2 CH0
001: Timer 1 CH2
010: Timer 0 CH2
011: Timer 7 CH0
100: Timer 7 TRGO
101: Timer 4 CH0
110: Timer 4 CH2
111: SWRCST
16
Reserved
Must be kept at reset value
15
ETEIC
External trigger enable for inserted channel
0: External trigger for inserted channel disable
1: External trigger for inserted channel enable
14:12
ETSIC[2:0]
External trigger select for inserted channel
For ADC0 and ADC1:
000: Timer 0 TRGO
001: Timer 0 CH3
010: Timer 1 TRGO
011: Timer 1 CH0
100: Timer 2 CH3
101: Timer 3 TRGO
110: EXTI line15/ Timer 7 CH3
111: SWICST
For ADC2:
000: Timer 0 TRGO
001: Timer 0 CH3
010: Timer 3 CH2
011: Timer 7 CH1
100: Timer 7 CH3
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...