GD32F20x User Manual
214
w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
KEY1L[15:0]
w
CAU_KEY2H
Address offset: 0x30
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
KEY2H[31:16]
w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
KEY2H[15:0]
w
CAU_KEY2L
Address offset: 0x34
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
KEY2L[31:16]
w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
KEY2L[15:0]
w
CAU_KEY3H
Address offset: 0x38
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
KEY3H[31:16]
w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
KEY3H[15:0]
w
CAU_KEY3L
Address offset: 0x3C
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
KEY3L[31:16]
w
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...