GD32F20x User Manual
99
5.3.5.
APB1 reset register (RCU_APB1RST)
Address offset: 0x10
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit),half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
DACRST PMURST BKPIRST
CAN1
RST
CAN0
RST
Reserved
I2C1RST I2C0RST
UART4
RST
UART3
RST
USART2
RST
USART1
RST
Reserved
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SPI2RST SPI1RST
Reserved
WWDGT
RST
Reserved
TIMER13
RST
TIMER12
RST
TIMER11
RST
TIMER6
RST
TIMER5
RST
TIMER4
RST
TIMER3
RST
TIMER2
RST
TIMER1
RST
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:30
Reserved
Must be kept at reset value
29
DACRST
DAC reset
This bit is set and reset by software.
0: No reset
1: Reset DAC unit
28
PMURST
Power control reset
This bit is set and reset by software.
0: No reset
1: Reset power control unit
27
BKPIRST
Backup interface reset
This bit is set and reset by software.
0: No reset
1: Reset backup interface
26
CAN1RST
CAN1 reset
This bit is set and reset by software.
0: No reset
1: Reset the CAN1
25
CAN0RST
CAN0 reset
This bit is set and reset by software.
0: No reset
1: Reset the CAN0
24:23
Reserved
Must be kept at reset value
22
I2C1RST
I2C1 reset
This bit is set and reset by software.
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...