![GigaDevice Semiconductor GD32F20 Series User Manual Download Page 858](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801858.webp)
GD32F20x User Manual
858
0: Time value is positive
1: Time value is negative
30:0
STMSS[30:0]
System time subseconds bits
These bits show the current subsecond of the system time with 0.46 ns accuracy if
required accuracy is 20 ns.
27.4.37.
PTP time stamp update high register (ENET_PTP_TSUH)
Address offset: 0x0710
Reset value: 0x0000 0000
This register configures the high 32-bit of the time to be written to, added to, or subtracted
from the system time value. The timestamp update registers (high and low) initialize or update
the system time maintained by the MAC core. Application must write both of these registers
before setting the TMSSTI or TMSSTU bits in the timestamp control register.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TMSUS[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TMSUS[15:0]
rw
Bits
Fields
Descriptions
31:0
TMSUS[31:0]
Time stamp update second bits
These bits are used for initializing or adding/subtracting to second of the system
time
27.4.38.
PTP time stamp update low register (ENET_PTP_TSUL)
Address offset: 0x0714
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TMSUPN
S
TMSUSS[30:16]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TMSUSS[15:0]
rw
Bits
Fields
Descriptions
31
TMSUPNS
Timestamp update positive or negative sign bit
When TMSSTI is set, this bit must be 0.
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...