GD32F20x User Manual
787
-
MII_TX_CLK
: clock signal for transmitting data. For the data transmission speed of 10Mbit/s,
the clock is 2.5MHz, for the data transmission speed of 100Mbit/s, the clock is 25MHz.
-
MII_RX_CLK
: Clock signal for receiving data. For the data transmission speed of 10Mbit/s,
the clock is 2.5MHz, for the data transmission speed of 100Mbit/s, the clock is 25MHz.
-
MII_TX_EN
: Transmission enable signal. It must be asserted synchronously with the first bit
of the preamble and must remain asserted while all bits to be transmitted are presented to
the MII.
-
MII_TXD[3:0]
: Transmit data line, each 4 bit data transfer, data is valid when the MII_TX_EN
signal is effective. MII_TXD[0] is the least significant bit and MII_TXD[3] is the most significant
bit. While MII_TX_EN is de-asserted the transmit data must have no effect upon the PHY.
-
MII_CRS
: Carrier sense signal, only working in Half-duplex mode and controlled by the PHY.
It is active when either transmit or receive medium is in non idle state. The PHY must ensure
that the MII_CRS signal remains asserted throughout the duration of a collision condition.
This signal is not required to transition synchronously with respect to the TX and RX clock.
-
MII_COL
: Collision detection signal, only working in Half-duplex mode, controlled by the
PHY. It is active when a collision on the medium is detected and must it will remain active
while the collision condition continues. This signal is not required to transition synchronously
with respect to the TX and RX clock.
-
MII_RXD[3:0]
: Receive data line, each 4 bit data transfer; data are valid when the
MII_RX_DV signal is effective. MII_RXD[0] is the least significant bit and MII_RXD[3] is the
most significant bit. While MII_RX_DV is de-asserted and MII_RX_ER is asserted, a specific
MII_RXD[3:0] value is used to indicate specific information (see Table 27-3).
-
MII_RX_DV
: Receive data valid signal, controlled by the PHY. It is asserted when PHY is
presenting data on the MII for reception. It must be asserted synchronously with the first 4-bit
of the frame and must remain asserted while all bits to be transmitted are presented on the
MII. It must be de-asserted prior to the first clock cycle that follows the final 4-bit. In order to
receive the frame correctly, the effective signal starting no later than the SFD field.
-
MII_RX_ER
: Receive error signal. It must be asserted for one or more RX clock to indicate
External PHY
MAC Controller
TX_EN
TX_CLK
TXD[3:0]
RX_DV
RX_ER
RX_CLK
RXD[3:0]
CRS
COL
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...