GD32F20x User Manual
124
011000000: PLLTMF = 192
011000001: PLLTMF = 193
...
110110000: PLLTMF = 432
110110000: PLLTMF = 433, wrong configuration
...
111111111: PLLTMF = 511, wrong configuration
5:0
PLLTPSC[5:0]
PLLT prescaler selection
These bits can be written only when PLLT is disabeled
Note:
The software has to set these bits correctly to ensure that the VCO input
frequency ranges from 1 to 2 MHz. It is recommended to select a frequency of 2
MHz to limit PLL jitter.
VCO input frequency = PLLT input clock frequency / PLLTPS
C with 2 ≤PLLTPSC≤
63
000000: PLLTPSC = 0, wrong configuration
000001: PLLTPSC = 1, wrong configuration
000010: PLLTPSC = 2
000011: PLLTPSC = 3
000100: PLLTPSC = 4
...
111110: PLLTPSC = 62
111111: PLLTPSC = 63
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...