GD32F20x User Manual
868
rw
rw
rw
rw
rs
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TTHC[1:0]
STE
Reserved
FERF
FUF
Reserved
RTHC[1:0]
OSF
SRE
Reserved
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:27
Reserved
Must be kept at reset value
26
DTCERFD
Dropping of TCP/IP checksum error frames disable bit
0: All error frames will be dropped when FERF=0
1: The received frame with only payload error but no other errors will not be dropped.
25
RSFD
Receive Store-and-Forward bit
0: The RxFIFO operates in Cut-Through mode. The forwarding threshold depends
on the RTHC bits
1: The RxFIFO operates in Store-and-Forward mode. The RTHC bits are ignored
and the frame forwarding starts after the whole frame has pushed into RxFIFO.
24
DAFRF
Disable flushing of received frames bit
0: The RxDMA flushes all frames because of unavailable receive descriptor
1: The RxDMA does not flush any frames even though receive descriptor is
unavailable
23:22
Reserved
Must be kept at reset value
21
TSFD
Transmit Store-and-Forward bit
0: The TxFIFO operates in Cut-Through mode. The TTHC bits in
ENET_DMA_CTL register defines the start popping time from TxFIFO
1: The TxFIFO operates in Store-and-Forward mode. Transmission on interface
starts after the full frame has been pushed into the TxFIFO. The TTHC bits are
ignored in this mode.
Note:
This bit can be changed when transmission is in stop state
20
FTF
Flush transmit FIFO bit
This bit can be set by application to reset TxFIFO inner control register and logic. If
set, all data in TxFIFO are flushed. It is cleared by hardware after the flushing
operation is finish.
Note:
Before this bit is reset, this register (ENET_DMA_CTL) must not be written.
19:17
Reserved
Must be kept at reset value
16:14
TTHC[2:0]
Transmit threshold control bit
These bits control the start transmitting byte threshold of the TxFIFO.
When TSFD=1, these bits are ignored.
0x0: 64
0x1: 128
0x2: 192
0x3: 256
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...