GD32F20x User Manual
824
REDS0[7] = 1, REDS0[5] = 1 and REDS0[0] = 0: header checksum error
REDS0[7] = 1, REDS0[5] = 1 and REDS0[0] = 1: both header and payload
checksum errors
14
DERR
Descriptor error bit
This field is valid only when the LDES (RDES0[8]) is set.
When the current buffer cannot hold current received frame and the next
descriptor’s DAV bit is reset, the descriptor error occurs.
0: No descriptor error occurred
1: Descriptor error occurred
13
SAFF
SA filtering fail bit
0: No source address filter fail occurred
1: A received frame failed the SA filter
12
LERR
Length error bit
This bit is valid only when the FRMT (RDES0[5]) bit is reset.
This bit indicates the mismatch between the length field in received and the actual
frame length.
0: No length error occurred
1: Length error occurred
11
OERR
Overflow error bit
When RxFIFO is overflow and the frame data has been partly forwarded to
descriptor buffer, the overflow error bit sets.
0: No overflow error occurred
1: RxFIFO overflowed and frame data is not valid
10
VTAG
VLAN tag bit
0: Received frame is not a tag frame
1: Received frame is a tag frame
9
FDES
First descriptor bit
This bit indicates that current descriptor contains the SOF of the received frame.
0: The current descriptor does not store the SOF of the received frame
1: The current descriptor buffer saves the SOF of the received frame
8
LDES
Last descriptor bit
This bit indicates that current descriptor contains the EOF of the received frame
0: The current descriptor buffer does not store EOF of the received frame
1: The current descriptor buffer saves the EOF of the received frame
7
IPHERR
IP frame header checksum error bit
This error can be due to inconsistent Ethernet Type field and IP header Version field
values, a header checksum mismatch in IPv4, or an Ethernet frame lacking the
expected number of IP header bytes.
0: No IPv header checksum error occurred
1: An error in the IPv4 or IPv6 header
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...