GD32F20x User Manual
915
Bits 30:27: Channel Number
Bits 26:25:
00: IN/OUT token
01: Zero-length OUT packet
11: Channel halt request
Bit 24: Terminate Flag, indicating last entry for selected channel.
23:16
PTXREQS[7:0]
Periodic Tx request queue space
The remaining space of the periodic transmit request queue.
0: Request queue is Full
1: 1 entry
2
:
2 entries
…
n: n entries (0
≤n≤8)
Others: Reserved
15:0
PTXFS[15:0]
Periodic Tx FIFO space
The remaining space of the periodic Tx FIFO.
In terms of 32-bit words.
0: periodic Tx FIFO is full
1: 1 word
2: 2 words
n: n
words (0≤n≤PTXFD)
Others: Reserved
Host all channels interrupt register (USBFS_HACHINT)
Address offset: 0x0414
Reset value: 0x0000 0000
When a channel interrupt is triggered, USBFS sets a corresponding bit in this register and
software should read this register to know which channel is asserting interrupts.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
HA
CH
INT
[7
:0
]
r
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...