GD32F20x User Manual
859
0: Timestamp update value is added to system time
1: Timestamp update value is subtracted from system time
30:0
TMSUSS[30:0]
Timestamp update subsecond bits
These bits are used for initializing or adding/subtracting to subsecond of the system
time
27.4.39.
PTP time stamp addend register (ENET_PTP_TSADDEND)
Address offset: 0x0718
Reset value: 0x0000 0000
This register value is used only in fine update mode for adjusting the clock frequency. This
register value is added to a 32-bit accumulator in every clock cycle and the system time
updates when the accumulator reaches overflow.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TMSA[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TMSA[15:0]
rw
Bits
Fields
Descriptions
31:0
TMSA[31:0]
Time stamp addend bits
These registers contain a 32-bit time value which is added to the accumulator
register to achieve time synchronization
27.4.40.
PTP expected time high register (ENET_PTP_ETH)
Address offset: 0x071C
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ETSH[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ETSH[15:0]
rw
Bits
Fields
Descriptions
31:0
ETSH[31:0]
Expected time high bits
These bits store the expected target second time.
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...