GD32F20x User Manual
596
Figure 23-1. TLI module block diagram
Pixel
DMA
AHB
Interrupts
Registers
APB
Register
Reloading
Pixel Process
Unit 0
Pixel Process
Unit 1
Window
&
Blending
Dithering
LCD
Timing
Controller
RED[7:0]
GREEN[7:0]
BLUE[7:0]
HS
VS
DE
PIXCLK
23.4.
Signal description
TLI provides a 24-bit RGB parallel display interface, which is shown in table below.
Table 23-1. Pins of display interface provided by TLI
Direction
Name
Width
Description
Output
HS
1
Horizontal Synchronous
Output
VS
1
Vertical Synchronous
Output
DE
1
Data Enable
Output
PIXCLK
1
Pixel Clock
Output
RED[7:0]
8
Pixel Red Data
Output
GREEN[7:0]
8
Pixel Green Data
Output
BLUE[7:0]
8
Pixel Blue Data
23.5.
Function overview
23.5.1.
LCD display timing
LCD interface is a synchronous data interface with pixel clock, pixel data and horizontal and
vertical synchronous signals. The figure below shows the signal timing of HS and VS for a
whole frame. The timing parameters are configured in TLI_SPSZ, TLI_BPSZ, TLI_ASZ and
TLI_TSZ registers. The timing values in these registers assume that the position of the first
point is (0, 0).
Figure 23-2. Display timing diagram
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...