GD32F20x User Manual
603
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
HTSZ[11:0]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
VTSZ[11:0]
rw
Bits
Fields
Descriptions
31:28
Reserved
Must keep the reset value
27:16
HTSZ[11:0]
Horizontal total size of the display, including active area, back porch, synchronous
pulse and front porch
The HTSZ value should be configured to the pixels number of horizontal active
area width plus back porch, front porch and synchronous pulse minus 1.
15:12
Reserved
Must keep the reset value
11:0
VTSZ[11:0]
Vertical total size of the display, including active area, back porch, synchronous
pulse and front porch
The VTSZ value should be configured to the pixels number of vertical active area
height plus back porch, front porch and synchronous pulse minus 1
.
23.6.5.
Control register (TLI_CTL)
Address offset: 0x18
Reset value: 0x0000 2220
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
HPPS
VPPS
DEPS
CLKPS
Reserved
DFEN
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
RDB[2:0]
Reserved
GDB[2:0]
Reserved
BDB[2:0]
Reserved
TLIEN
r
r
r
rw
Bits
Fields
Descriptions
31
HPPS
Horizontal Pulse Polarity Selection
0: Horizontal Synchronous Pulse active low
1: Horizontal Synchronous Pulse active high
30
VPPS
Vertical Pulse Polarity Selection
0: Vertical Synchronous Pulse active low
1: Vertical Synchronous Pulse active high
29
DEPS
Data Enable Polarity Selection
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...