![GigaDevice Semiconductor GD32F20 Series User Manual Download Page 896](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801896.webp)
GD32F20x User Manual
896
the force bit.
Note:
Accessible in both device and host modes.
28:14
Reserved
Must be kept at reset value.
13:10
UTT[3:0]
USB turnaround time
Turnaround time in PHY clocks.
Note:
Only accessible in device mode.
9
HNPCEN
HNP capability enable
Controls whether the HNP capability is enabled
0: HNP capability is disabled
1: HNP capability is enabled
Note:
Accessible in both device and host modes.
8
SRPCEN
SRP capability enable
Controls whether the SRP capability is enabled
0: SRP capability is disabled
1: SRP capability is enabled
Note:
Accessible in both device and host modes.
7
FSSTS
Full speed serial transceiver select, always 1 with read only
6:3
Reserved
Must be kept at reset value.
2:0
TOC[2:0]
Timeout calibration
USBFS always uses time-out value required in USB 2.0 when waiting for a packet.
The TOC bits are used to add the value in terms of PHY clock. (The frequency of
PHY clock is 48MHz.).
Global reset control register (USBFS_GRSTCTL)
Address offset: 0x0010
Reset value: 0x8000 0000
The application uses this register to reset various hardware features inside the core.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
A
HB
M
IDL
Rese
rve
d
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
T
X
F
NU
M
[4
:0
]
T
X
F
F
RX
F
F
Rese
rve
d
HF
CR
S
T
HC
S
RS
T
CS
RS
T
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...