GD32F20x User Manual
88
5.3.
Register definition
RCU start address: 0x4002 1000
5.3.1.
Control register (RCU_CTL)
Address offset: 0x00
Reset value: 0x0000 xx83 where x is undefined.
This register can be accessed by byte(8-bit),half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
PLL2STB PLL2EN PLL1STB PLL1EN
PLLSTB
PLLEN
Reserved
CKMEN
HXTALB
PS
HXTALST
B
HXTALE
N
r
rw
r
rw
r
rw
rw
rw
r
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IRC8MCALIB[7:0]
IRC8MADJ[4:0]
Reserved
IRC8MST
B
IRC8MEN
r
rw
r
rw
Bits
Fields
Descriptions
31:30
Reserved
Must be kept at reset value.
29
PLL2STB
PLL2 Clock Stabilization Flag
Set by hardware to indicate if the PLL2 output clock is stable and ready for use.
0: PLL2 is not stable
1: PLL2 is stable
28
PLL2EN
PLL2 enable
Set and reset by software. Reset by hardware when entering Deep-sleep or
Standby mode.
0: PLL2 is switched off
1: PLL2 is switched on
27
PLL1STB
PLL1 Clock Stabilization Flag
Set by hardware to indicate if the PLL1 output clock is stable and ready for use.
0: PLL1 is not stable
1: PLL1 is stable
26
PLL1EN
PLL1 enable
Set and reset by software. Reset by hardware when entering Deep-sleep or
Standby mode.
0: PLL1 is switched off
1: PLL1 is switched on
25
PLLSTB
PLL Clock Stabilization Flag
Set by hardware to indicate if the PLL output clock is stable and ready for use.
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...