GD32F20x User Manual
734
0xFF: ATTWAIT = 256 * HCLK (+NWAIT active cycles)
7:0
ATTSET[7:0]
Attribute memory setup time
Define the time to build address before sending command
0x00: ATTSET = 1 * HCLK
……
0xFE: ATTSET = 255 * HCLK
0xFF: ATTSET = 256 * HCLK
PC card I/O space timing configuration register (EXMC_PIOTCFG3)
Address offset: 0xB0
Reset value: 0xFFFF FFFF
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
IOHIZ[7:0]
IOHLD[7:0]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IOWAIT[7:0]
IOSET[7:0]
rw
rw
Bits
Fields
Description
31:24
IOHIZ[7:0]
IO space data bus HiZ time
The bits are defined as time of bus keep high impedance state after writing the
data.
0x00: IOHIZ = 0 * HCLK
……
0xFF: IOHIZ = 255 * HCLK
23:16
IOHLD[7:0]
IO space hold time
After sending the address, the bits are defined as the address hold time. In write
operation, they are also defined as the data signal hold time.
0x00: Reserved
0x01: IOHLD = 1 * HCLK
……
0xFF: IOHLD = 255 * HCLK
15:8
IOWAIT[7:0]
IO space wait time
Define the minimum time to maintain command
0x00: Reserved
0x01: IOWAIT = 2 * HCLK (+NWAIT active cycles)
……
0xFF: IOWAIT = 256 * HCLK (+NWAIT active cycles)
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...