GD32F20x User Manual
26
Figure 24-12. Read wait control by stopping SDIO_CLK
........................................................................ 662
Figure 24-13. Read wait operation using SDIO_DAT[2]
........................................................................... 662
Figure 24-14. Function2 read cycle inserted during function1 multiple read cycle
........................... 663
Figure 24-15. Read Interrupt cycle timing
Figure 24-16. Write interrupt cycle timing
Figure 24-17. Multiple block 4-Bit read interrupt cycle timing
............................................................... 664
Figure 24-18. Multiple block 4-Bit write interrupt cycle timing
.............................................................. 664
Figure 24-19. The operation for command completion disable signal
................................................. 665
Figure 25-1. The EXMC block diagram
Figure 25-2. EXMC memory banks
Figure 25-3. Four regions of bank0 address mapping
............................................................................ 683
Figure 25-4. NAND/PC card address mapping
.......................................................................................... 684
Figure 25-5. Diagram of bank1 common space
........................................................................................ 685
Figure 25-6. SDRAM address mapping
Figure 25-7. Mode 1 read access
Figure 25-8. Mode 1 write access
Figure 25-9. Mode A read access
Figure 25-10. Mode A write access
Figure 25-11. Mode 2/B read access
Figure 25-12. Mode 2 write access
Figure 25-13. Mode B write access
Figure 25-14. Mode C read access
Figure 25-15. Mode C write access
Figure 25-16. Mode D read access
Figure 25-17. Mode D write access
Figure 25-18. Multiplex mode read access
................................................................................................ 699
Figure 25-19. Multiplex mode write access
............................................................................................... 699
Figure 25-20. Read access timing diagram under async-wait signal assertion
................................. 701
Figure 25-21. Write access timing diagram under async-wait signal assertion
................................. 701
Figure 25-22. Synchronous mux burst read timing
................................................................................. 703
Figure 25-23. Synchronous mux burst write timing
................................................................................. 704
Figure 25-24. SPI-PSRAM access
Figure 25-25. SQPI-PSRAM access
Figure 25-26. QPI-PSRAM access
Figure 25-27. Access timing of common memory space of NAND flash or PC card controller
28. Access to none "NCE don’t care" NAND Flash
................................................................ 711
Figure 25-29. SDRAM controller block diagram
....................................................................................... 715
Figure 25-30. Burst read operation
Figure 25-31. Data sampling clock delay chain
........................................................................................ 719
Figure 25-32. Burst write operation
Figure 25-33. Read access when FIFO not hit (BRSTRD=1, CL=2, SDCLK=2, PIPED=2)
Figure 25-34. Read access when FIFO hit (BRSTRD=1)
.......................................................................... 721
Figure 25-35. Cross boundary read operation
.......................................................................................... 722
Figure 25-36. Cross boundary write operation
......................................................................................... 722
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...