GD32F20x User Manual
412
1: Channel 1 interrupt occurred
0
UPIF
Update interrupt flag
This bit is set by hardware on an update event and cleared by software.
0: No update interrupt occurred
1: Update interrupt occurred
Software event generation register (TIMERx_SWEVG)
Address offset: 0x14
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TRGG
Reserved
CH3G
CH2G
CH1G
CH0G
UPG
w
w
w
w
w
w
Bits
Fields
Descriptions
31:7
Reserved
Must be kept at reset value.
6
TRGG
Trigger event generation
This bit is set by software and cleared by hardware automatically. When this bit is
set, the TRGIF flag in TIMERx_STAT register is set, related interrupt or DMA
transfer can occur if enabled.
0: No generate a trigger event
1: Generate a trigger event
5
Reserved
Must be kept at reset value.
4
CH3G
Channel 3’s capture or compare event generation
Refer to CH0G description
3
CH2G
Channel 2’s capture or compare event generation
Refer to CH0G description
2
CH1G
Channel 1’s capture or compare event generation
Refer to CH0G description
1
CH0G
Channel 0’s capture or compare event generation
This bit is set by software in order to generate a capture or compare event in
channel 0, it is automatically cleared by hardware. When this bit is set, the CH1IF
flag is set, the corresponding interrupt or DMA request is sent if enabled. In
addition, if channel 1 is configured in input mode, the current value of the counter
is captured in TIMERx_CH0CV register, and the CH0OF flag is set if the CH0IF
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...