
GD32F20x User Manual
910
Bits
Fields
Descriptions
31:22
Reserved
Must be kept at reset value.
21
VBUSIG
VBUS
ignored
When this bit is set, USBFS doesn’t monitor the voltage on VBUS pin and always
consider V
BUS
voltage as valid both in host mode and in device mode, then free
the V
BUS
pin for other usage.
0: V
BUS
is not ignored.
1: V
BUS
is ignored and always consider VBUS voltage as valid.
20
SOFOEN
SOF output enable
0: SOF pulse output disabled.
1: SOF pulse output enabled.
19
VBUSBCEN
The V
BUS
B-device comparer enable
0: V
BUS
B-device comparer disabled
1: V
BUS
B-device comparer enabled
18
VBUSACEN
The VBUS A-device comparer enable
0: V
BUS
A-device comparer disabled
1: V
BUS
A-device comparer enabled
17
Reserved
Must be kept at reset value.
16
PWRON
Power on
This bit is the power switch for the internal embedded full-speed PHY.
0: Embedded full-speed PHY power off.
1: Embedded full-speed PHY power on.
15:0
Reserved
Must be kept at reset value.
Core ID register (USBFS_CID)
Address offset: 0x003C
Reset value: 0x0000 1000
This register contains the Product ID.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
CID[3
1
:1
6
]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...