GD32F20x User Manual
112
5.3.11.
AHB1 reset register (RCU_AHB1RST)
Address offset: 0x28
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit),half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
ENET
RST
Reserved
USBFS
RST
Reserved
rw
rw
Bits
Fields
Descriptions
31:15
Reserved
Must be kept at reset value
14
ENETRST
ENET reset
This bit is set and reset by software.
0: No reset
1: Reset the ENET
13
Reserved
Must be kept at reset value
12
USBFSRST
USBFS reset
This bit is set and reset by software.
0: No reset
1: Reset the USBFS
11:0
Reserved
Must be kept at reset value
5.3.12.
Configuration register 1 (RCU_CFG1)
Address offset: 0x2C
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit),half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
I2S2SEL I2S1SEL PREDV0SEL
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PLL2MF[3:0]
PLL1MF[3:0]
PREDV1[3:0]
PREDV0[3:0]
rw
rw
rw
rw
Bits
Fields
Descriptions
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...