GD32F20x User Manual
764
This bit is set by hardware when the CAN enters initial working mode after setting
IWMOD bit in CAN_CTL register. If the CAN leaves from normal working mode to
initialize working mode, it must wait the current frame transmission or reception
completed. This bit is cleared by hardware when the CAN leave initial working mode
after clearing IWMOD bit in CAN_CTL register. If CAN leaves initial working mode
to normal working mode, this bit will be cleared after receiving 11 consecutive
recessive bits from the CAN bus.
0: CAN is not the state of initial working mode
1: CAN is the state of initial working mode
26.4.3.
Transmit status register (CAN_TSTAT)
Address offset: 0x08
Reset value: 0x1C00 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TMLS2
TMLS1
TMLS0
TME2
TME1
TME0
NUM[1:0]
MST2
Reserved
MTE2
MAL2
MTFNERR2
MTF2
r
r
r
r
r
r
r
rs
rc_w1
rc_w1
rc_w1
rc_w1
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
MST1
Reserved
MTE1
MAL1
MTFNERR1
MTF1
MST0
Reserved
MTE0
MAL0
MTFNERR0
MTF0
rs
rc_w1
rc_w1
rc_w1
rc_w1
rs
rc_w1
rc_w1
rc_w1
rc_w1
Bits
Fields
Descriptions
31
TMLS2
Transmit mailbox 2 last sending in transmit FIFO
This bit is set by hardware when transmit mailbox 2 has the last sending order in
the transmit FIFO with at least two frames are pending.
30
TMLS1
Transmit mailbox 1 last sending in transmit FIFO
This bit is set by hardware when transmit mailbox 1 has the last sending order in
the transmit FIFO with at least two frames are pending.
29
TMLS0
Transmit mailbox 0 last sending in transmit FIFO
This bit is set by hardware when transmit mailbox 0 has the last sending order in
the transmit FIFO with at least two frames are pending.
28
TME2
Transmit mailbox 2 empty
0: Transmit mailbox 2 not empty
1: Transmit mailbox 2 empty
27
TME1
Transmit mailbox 1 empty
0: Transmit mailbox 1 not empty
1: Transmit mailbox 1 empty
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...