GD32F20x User Manual
222
HAU_INTEN. Value 1 of the register enable the interrupts.
Input FIFO interrupt
The input FIFO interrupt is asserted when there is enough space in the input FIFO, then DINT
is asserted. Note if the input FIFO interrupt is disenabled by DIIE with a 0 value, the DINT is
always de-asserted.
Calculation completion interrupt
The calculation completion interrupt is asserted when the digest calculation is finished, then
CINT is asserted. Note if the calculation completion interrupt is disenabled by CCIE with a 0
value, the CINT is always de-asserted.
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...