![GigaDevice Semiconductor GD32F20 Series User Manual Download Page 909](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801909.webp)
GD32F20x User Manual
909
Bits 30:27: Channel number
Bits 26:25:
– 00: IN/OUT token
– 01: Zero-length OUT packet
– 11: Channel halt request
Bit 24: Terminate Flag, indicating last entry for selected channel.
23:16
NPTXRQS[7:0]
Non-periodic Tx request queue space
The remaining space of the non-periodic transmit request queue.
0: Request queue is Full
1: 1 entry
2: 2 entries
…
n: n entries (0
≤n≤8)
Others: Reserved
15:0
NPTXFS[15:0]
Non-periodic Tx FIFO space
The remaining space of the non-periodic Tx FIFO.
In terms of 32-bit words.
0: Non-periodic Tx FIFO is full
1: 1 word
2: 2 words
n: n
words (0≤n≤NPTXFD)
Others: Reserved
Global core configuration register (USBFS_GCCFG)
Address offset: 0x0038
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
V
B
US
IG
S
OF
OE
N
V
B
US
B
CE
N
V
B
US
A
CE
N
Rese
rve
d
P
W
RON
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...