GD32F20x User Manual
57
0: no effect
1: option bytes program command
3
Reserved
Must be kept at reset value
2
MER
Main flash mass erase for bank0 command bit
This bit is set or cleared by software
0: no effect
1: main flash mass erase command for bank0
1
PER
Main flash page erase for bank0 command bit
This bit is set or clear by software
0: no effect
1: main flash page erase command for bank0
0
PG
Main flash program for bank0 command bit
This bit is set or clear by software
0: no effect
1: main flash program command for bank0
Note:
This register should be reset after the corresponding flash operation completed.
2.4.6.
Address register 0 (FMC_ADDR0)
Address offset: 0x14
Reset value: 0x0000 0000.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ADDR[31:16]
W
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ADDR[15:0]
W
Bits
Fields
Descriptions
31:0
ADDR[31:0]
Flash erase/program command address bits
These bits are configured by software.
ADDR bits are the address of flash erase/program command
2.4.7.
Option byte status register (FMC_OBSTAT)
Address offset: 0x1C
Reset value: 0x0XXX XXXX.
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...