![GigaDevice Semiconductor GD32F20 Series User Manual Download Page 837](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801837.webp)
GD32F20x User Manual
837
31:0
HLL[31:0]
Hash list low bits
These bits take the low 32-bit value of hash list
27.4.5.
MAC PHY control register (ENET_MAC_PHY_CTL)
Address offset: 0x0010
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PA[4:0]
PR[4:0]
Reserved
CLR[2:0]
PW
PB
rw
rw
rw
rw
rc_w1
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value
15:11
PA[4:0]
PHY address bits
These bits choose which PHY device is to be accessed
10:6
PR[4:0]
PHY register bits
These bits choose the register address in selected PHY device
5
Reserved
Must be kept at reset value
4:2
CLR[2:0]
Clock range bits
MDC clock divided factor select which is decided by HCLK frequency range
0x0: HCLK/42 (HCLK range: 60-100 MHz)
0x1: HCLK/62 (HCLK range: 100-120 MHz )
0x2: HCLK/16 (HCLK range: 20-35 MHz)
0x3: HCLK/26 (HCLK range: 35-60 MHz)
other: Reserved
1
PW
PHY write bit
This bit indicate the PHY operation mode
0: Sending read operation to PHY
1: Sending write operation to PHY
0
PB
PHY busy bit
This bit indicates the running state of operation on PHY. Application sets this bit to
1 and should wait it cleared by hardware. Application must make sure this bit is
zero before writing data to ENET_MAC_PHY_CTL register and reading/writing
data from/to ENET_MAC_PHY_DATA register
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...