GD32F20x User Manual
894
Note:
Accessible in both device and host modes.
8
SRPEND
SRPEND
Set by the core when a SRP ends. Read the SRPS in USBFS_GOTGCS register
to get the result of SRP.
Note:
Accessible in both device and host modes
.
7:3
Reserved
Must be kept at reset value.
2
SESEND
Session end
Set by the core when VBUS voltage is below V
b_ses_vld
.
1:0
Reserved
Must be kept at reset value.
Global AHB control and status register (USBFS_GAHBCS)
Address offset: 0x0008
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
P
T
X
F
T
H
T
X
F
T
H
Rese
rve
d
GI
NT
E
N
rw
rw
rw
Bits
Fields
Descriptions
31:9
Reserved
Must be kept at reset value.
8
PTXFTH
Periodic Tx FIFO threshold
0: PTXFEIF will be triggered when the periodic Tx FIFO is half empty
1: PTXFEIF will be triggered when the periodic Tx FIFO is completely empty
Note:
Only accessible in host mode.
7
TXFTH
Tx FIFO threshold
Device mode
:
0: TXFEIF will be triggered when the IN endpoint Tx FIFO is half empty
1: TXFEIF will be triggered when the IN endpoint Tx FIFO is completely empty
Host mode
:
0: NPTXFEIF will be triggered when the non-periodic Tx FIFO is half empty
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...