GD32F20x User Manual
169
4:0
Reserved
Must be kept at reset value
7.5.15.
AFIO port configuration register 2 (AFIO_PCF2)
Address offset: 0x3C
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
PH01_
REMAP
Reserved
DCI_HSY
NC_REM
AP
DCI_D13_
REMAP [1:0]
DCI_D12
_REMAP
DCI_D11_
REMAP [1:0]
DCI_D10_
REMAP [1:0]
DCI_D9_
REMAP [1:0]
DCI_D8_
REMAP [1:0]
DCI_D7_
REMAP [1:0]
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DCI_D6_
REMAP [1:0]
DCI_D5_
REMAP [1:0]
DCI_D4_
REMAP [1:0]
DCI_D3_
REMAP [1:0]
DCI_D2_
REMAP [1:0]
DCI_D1_
REMAP [1:0]
DCI_D0_
REMAP [1:0]
DCI_VSYNC_
REMAP [1:0]
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31
PH01_ REMAP
PH0/PH1 remapping
This bit is set and cleared by software.
0: No remap (No PH0/PH1) (use as OSC_IN/OSC_OUT)
1: PH0/PH1 remapped to OSC_IN/OSC_OUT when 176 pins
30
Reserved
Must be kept at reset value
29
DCI_HSYNC_
REMAP
DCI_HSYNC remapping
This bit is set and cleared by software
0: No remap (PA4)
1: DCI_HSYNC remapped to PH8
28:27
DCI_D13_
REMAP [1:0]
DCI_D13 remapping
This bit is set and cleared by software.
00: No remap (PG7)
01: DCI_D13 remapped to PG15
10: Reserved
11: DCI_D13 remapped to PI0
26
DCI_D12_
REMAP
DCI_D12 remapping
This bit is set and cleared by software.
0: No remap (PF11)
1: DCI_D12 remapped to PG6
25:24
DCI_D11_
REMAP [1:0]
DCI_D11 remapping
This bit is set and cleared by software.
00: No remap (PD2)
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...