GD32F20x User Manual
745
21:20
WMODE[1:0]
SPI PSRAM Write command mode
00: Not SPI mode
01: SPI mode
10: SQPI mode
11: QPI mode
19:16
WWAITCYCLE[3:0]
SPI Write Wait Cycle number after address phase
15:0
WCMD[15:0]
SPI Write Command for AHB write transfer
Note
: Before write 1 to SC bit, you must ensure it is cleared and after set SC to 1, you must
wait SC cleared.
SPI ID low register (EXMC_SIDL)
Offset address: 0x340
Reset Value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
SIDL[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SIDL[15:0]
rw
Bits
Fields
Descriptions
31:0
SIDL[31:0]
ID Low Data saved for SPI Read ID Command
SIDL[31:0] is valid when IDL=01 or 00.
SIDL[15:0] is valid when IDL=10.
SIDL[7:0] is valid when IDL=11.
SPI ID high register (EXMC_SIDH)
Offset address: 0x350
Reset Value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
SIDH[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SIDH[15:0]
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...