GD32F20x User Manual
581
21.11.10. Quad-SPI mode control register (SPI_QCTL) of SPI0
Address offset: 0x80
Reset value: 0x0000
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
IO23_DRV
QRD
QMOD
rw
rw
rw
Bits
Fields
Descriptions
31:3
Reserved
Must be kept at reset value
2
IO23_DRV
Drive IO2 and IO3 enable
0: IO2 and IO3 are not driven in single wire mode
1: IO2 and IO3 are driven to high in single wire mode
This bit is only available in SPI0.
1
QRD
Quad-SPI mode read select.
0: SPI is in quad wire write mode
1: SPI is in quad wire read mode
This bit should be only be configured when SPI is not busy (TRANS bit cleared)
This bit is only available in SPI0.
0
QMOD
Quad-SPI mode enable.
0: SPI is in single wire mode
1: SPI is in Quad-SPI mode
This bit should only be configured when SPI is not busy (TRANS bit cleared).
This bit is only available in SPI0.
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...