GD32F20x User Manual
728
This field is used to set the time of address hold phase, which only used in mode
D and multiplexed mode.
0x0: Reserved
0x1: Address hold time = 2 * HCLK
……
0xF: Address hold time = 16 * HCLK
3:0
ASET[3:0]
Address setup time
This field is used to set the time of address setup phase.
Note:
meaningful only in asynchronous access of SRAM,ROM,NOR Flash
0x0: Address setup time = 1 * HCLK
……
0xF: Address setup time = 16 * HCLK
SRAM/NOR flash write timing configuration registers (EXMC_SNWTCFGx) (x=0,
1, 2, 3)
Address offset: 0x104 + 8 * x, (X = 0, 1, 2, and 3)
Reset value: 0x0FFF FFFF
This register is meaningful only when the EXMODEN bit in EXMC_SNCTLx is set to 1.
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
WASYNCMOD[1:0]
DLAT[3:0]
CKDIV[3:0]
Reserved
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
WDSET[7:0]
WAHLD[3:0]
WASET[3:0]
rw
rw
rw
Bits
Fields
Descriptions
31:30
Reserved
Must be kept at reset value.
29:28
WASYNCMOD[1:0]
Asynchronous access mode
The bits are valid only when the EXMEN bit in the EXMC_SNCTLx register is 1.
00: Mode A access
01: Mode B access
10: Mode C access
11: Mode D access
27:24
DLAT[3:0]
Data latency for NOR Flash. Only valid in synchronous access
0x0: Data latency of first burst access is 2 CLK
0x1: Data latency of first burst access is 3 CLK
……
0xF: Data latency of first burst access is 17 CLK
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...