GD32F20x User Manual
14
Quad-SPI mode control register (SPI_QCTL) of SPI0
.......................................................... 581
.............................................................................. 582
DCI hardware synchronization mode
........................................................................................... 583
................................................................................................ 584
Capture data using snapshot or continuous capture modes
.................................................... 584
Pixel formats, data padding and DMA
......................................................................................... 585
Interrupt enable register (DCI_INTEN)
........................................................................................ 589
Interrupt flag register (DCI_INTF)
Interrupt flag clear register (DCI_INTC)
...................................................................................... 591
Synchronization codes register (DCI_SC)
.................................................................................. 591
Synchronization codes unmask register (DCI_SCUMSK)
........................................................ 592
Cropping window start position register (DCI_CWSPOS)
........................................................ 592
Cropping window size register (DCI_CWSZ)
......................................................................... 593
........................................................................................ 595
Layer window and blending function
............................................................................................ 598
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...