GD32F20x User Manual
582
22.
Digital camera interface(DCI)
22.1.
Overview
DCI is a parallel interface to capture video or picture from a camera. It supports various color
space such as YUV/RGB, as well as compression format such as JPEG.
22.2.
Characteristics
Digital video/picture capture
8/10/12/14 data width supported
High transfer efficiency with DMA interface
Video/picture crop supported
Various pixel digital encoding formats supported including YCbCr422/RGB565
JPEG compression format supported
Hard/embedded synchronous signals supported
22.3.
Block diagram
The DCI contains these modules: Signal Processing, Pixel FIFO, FIFO controller, window
timing, embedded sync detection, DMA interface and control register.
Figure 22-1. DCI module block diagram
HS / VS
Control Register
Pixel FIFO
FIFO
Controler
Window
Timing
Embedded
Sync
Detection
S
ig
n
a
l
P
ro
ce
s
si
n
g
PIX_DATA[13:0]
AHB Interface
DMA
Request
DMA Interface
DCI_Pi xClk
DCI_Pi xData[13:0]
DCI_Hs
DCI_Vs
The signal processing module generates useful signals for other internal modules from
external input signals. The frequency of HCLK should be 2.5 times higher than DCI_PixClk to
ensure the proper operation of signal processing module.
The embedded sync detection module is designed to support embedded synchronization
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...