GD32F20x User Manual
586
Half-word padding mode
Half-word padding is used if data width of DCI interface is configured into 10/12/14. In this
mode each pixel data is extended into 16-bits length by filling zero at higher position, so the
32-bits width data buffer is able to hold two pixel data. DCI pushes the data buffer into pixel
FIFO each time the buffer is full or line end.
Table 22-3. Memory view in half-word padding mode
2’b00
D1[13:0]
2’b00
D0[13:0]
2’b00
D3[13:0]
2’b00
D2[13:0]
2’b00
D5[13:0]
2’b00
D4[13:0]
2’b00
D7[13:0]
2’b00
D6[13:0]
22.6.
Interrupts
There are several status and error flags in DCI, and interrupts may be asserted from these
flags. These status and error flags will assert global DCI interrupt if enabled by corresponding
bit in DCI_INTEN. These flags are cleared by writing into DCI_INTC register.
Table 22-4. Status/Error flags
Status Flag Name
Description
ELF
End of Line Flag
EFF
End of Frame Flag
OVRF
FIFO Overrun Flag
VSF
Frame VS Blank Flag
ESEF
Embedded Sync Error Flag
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...