GD32F20x User Manual
373
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CH3COM
CEN
CH3COMCTL[2:0]
CH3COM
SEN
CH3COM
FEN
CH3MS[1:0]
CH2COM
CEN
CH2COMCTL[2:0]
CH2COM
SEN
CH2COM
FEN
CH2MS[1:0]
CH3CAPFLT[3:0]
CH3CAPPSC[1:0]
CH2CAPFLT[3:0]
CH2CAPPSC[1:0]
rw
rw
rw
rw
rw
rw
Output compare mode:
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15
CH3COMCEN
Channel 3 output compare clear enable
Refer to CH0COMCEN description
14:12
CH3COMCTL[2:0]
Channel 3 compare output control
Refer to CH0COMCTL description
11
CH3COMSEN
Channel 3 output compare shadow enable
Refer to CH0COMSEN description
10
CH3COMFEN
Channel 3 output compare fast enable
Refer to CH0COMSEN description
9:8
CH3MS[1:0]
Channel 3 mode selection
This bit-field specifies the direction of the channel and the input signal selection.
This bit-field is writable only when the channel is not active. (CH3EN bit in
TIMERx_CHCTL2 register is reset).
00: Channel 3 is configured as output
01: Channel 3 is configured as input, IS3 is connected to CI3FE3
10: Channel 3 is configured as input, IS3 is connected to CI2FE3
11: Channel 3 is configured as input, IS3 is connected to ITS, This mode is
working only if an internal trigger input is selected through TRGS bits in
TIMERx_SMCFG register.
7
CH2COMCEN
Channel 2 output compare clear enable.
When this bit is set, the O2CPRE signal is cleared when High level is detected on
ETIF input.
0: Channel 2 output compare clear disable
1: Channel 2 output compare clear enable
6:4
CH2COMCTL[2:0]
Channel 2 compare output control
This bit-field controls the behavior of the output reference signal O2CPRE which
drives CH2_O and CH2_ON. O2CPRE is active high, while CH2_O and CH2_ON
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...