GD32F20x User Manual
288
These bits contain the number n conversion result, which is read only.
14.7.14.
Regular data register (ADC_RDATA)
Address offset: 0x4C
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ADC1RDTR[15:0]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RDATA[15:0]
r
Bits
Fields
Descriptions
31:16
ADC1RDTR[15:0]
ADC1 regular channel data
In ADC0: In sync mode, these bits contain the regular data of ADC1.
In ADC1 and ADC2: these bits are not used.
15:0
RDATA[15:0]
Regular channel data
These bits contain the conversion result from regular channel, which is read only.
14.7.15.
Oversample control register (ADC_OVSAMPCTL)
Address offset: 0x80
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
DRES[1:0]
Reserved
TOVS
OVSS[3:0]
OVSR[2:0]
Reserved OVSEN
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:14
Reserved
Must be kept at reset value.
13:12
DRES[1:0]
ADC resolution
00: 12bit
01: 10bit
10: 8bit
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...