GD32F20x User Manual
928
Bits
Fields
Descriptions
31:7
Reserved
Must be kept at reset value.
6
IEPNEEN
IN endpoint NAK effective interrupt enable bit
0: Disable IN endpoint NAK effective interrupt
1: Enable IN endpoint NAK effective interrupt
5
Reserved
Must be kept at reset value.
4
EPTXFUDEN
Endpoint Tx FIFO underrun interrupt enable bit
0: Disable endpoint Tx FIFO underrun interrupt
1: Enable endpoint Tx FIFO underrun interrupt
3
CITOEN
Control IN timeout interrupt enable bit
0: Disable control IN timeout interrupt
1: Enable control IN timeout interrupt
2
Reserved
Must be kept at reset value.
1
EPDISEN
Endpoint disabled interrupt enable bit
0: Disable endpoint disabled interrupt
1: Enable endpoint disabled interrupt
0
TFEN
Transfer finished interrupt enable bit
0: Disable transfer finished interrupt
1: Enable transfer finished interrupt
Device OUT endpoint common interrupt enable register (USBFS_DOEPINTEN)
Address offset: 0x0814
Reset value: 0x0000 0000
This register contains the interrupt enable bits for the USBFS_DOEPxINTF register. If a bit in
this register is set by software, the corresponding bit in USBFS_DOEPxINTF register is able
to trigger an endpoint interrupt in USBFS_DAEPINT register. The bits in this register are set
and cleared by software.
This register has to be accessed by word (32-bit)
Rese
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
IE
P
NE
E
N
Rese
rve
d
E
P
T
X
F
UD
E
N
CIT
OE
N
Rese
rve
d
E
P
DIS
E
N
T
F
E
N
rw
rw
rw
rw
rw
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...