![GigaDevice Semiconductor GD32F20 Series User Manual Download Page 456](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801456.webp)
GD32F20x User Manual
456
Figure 18-66. General level2 timer block diagram
Input Logic
Synchronizer&Filter
&Edge Detector
Prescaler
Trigger processor
Trigger Selector&Counter
Counter
TIMERx_CHxCV
Register /Interrupt
Register set and update
Interrupt collector
APB BUS
CK_TIMER
CH0_IN
CI0
CAR
Output Logic
generation of outputs signals in
compare, PWM,and mixed modes
according to initialization, software
output mask, and polarity control
CH0_O
TIMERx_TRGO
Interrupt
Update
Trigger
Cap/Com
PSC
TIMER_CK
PSC_CLK
18.4.4.
Function overview
Clock selection
The general level2 TIMER can only being clocked by the CK_TIMER.
Internal timer clock CK_TIMER which is from module RCU
The general level2 TIMER has only one clock source which is the internal CK_TIMER, used
to drive the counter prescaler. When the CEN is set, the CK_TIMER will be divided by PSC
value to generate PSC_CLK.
The TIMER_CK, driven counter’s prescaler to count, is equal to CK_TIMER which is from
RCU
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...