GD32F20x User Manual
227
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DO2[15:0]
r
HAU_DO3
Address offset: 0x18 and 0x31C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DO3[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DO3[15:0]
r
HAU_DO4
Address offset: 0x1C and 0x320
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DO4[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DO4[15:0]
r
HAU_DO5
Address offset: 0x324
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DO5[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DO5[15:0]
r
HAU_DO6
Address offset: 0x328
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DO6[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DO6[15:0]
r
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...