GD32F20x User Manual
25
Figure 21-34. PCM standard short frame synchronization mode timing diagram (DTLEN=10,
Figure 21-35. PCM standard short frame synchronization mode timing diagram (DTLEN=01,
Figure 21-36. PCM standard short frame synchronization mode timing diagram (DTLEN=01,
Figure 21-37. PCM standard short frame synchronization mode timing diagram (DTLEN=00,
Figure 21-38. PCM standard short frame synchronization mode timing diagram (DTLEN=00,
Figure 21-39. PCM standard long frame synchronization mode timing diagram (DTLEN=00,
Figure21-40. PCM standard long frame synchronization mode timing diagram (DTLEN=00,
Figure 21-41. PCM standard long frame synchronization mode timing diagram (DTLEN=10,
Figure 21-42. PCM standard long frame synchronization mode timing diagram (DTLEN=10,
Figure 21-43. PCM standard long frame synchronization mode timing diagram (DTLEN=01,
Figure 21-44. PCM standard long frame synchronization mode timing diagram (DTLEN=01,
Figure 21-45. PCM standard long frame synchronization mode timing diagram (DTLEN=00,
Figure 21-46. PCM standard long frame synchronization mode timing diagram (DTLEN=00,
Figure 21-47. Block diagram of I2S clock generator
................................................................................ 566
Figure 22-1. DCI module block diagram
Figure 22-2. Hardware synchronization mode
.......................................................................................... 583
Figure 22-3. Hardware synchronization mode: JPEG format supporting
............................................ 584
Figure 23-1. TLI module block diagram
Figure 23-2. Display timing diagram
Figure 23-3. Block diagram of Blending
1 SDIO “no response” and “no data” operations
................................................................... 618
Figure 24-2. SDIO multiple blocks read operation
................................................................................... 619
Figure 24-3. SDIO multiple blocks write operation
.................................................................................. 619
Figure 24-4. SDIO sequential read operation
............................................................................................ 619
Figure 24-5. SDIO sequential write operation
........................................................................................... 619
Figure 24-6. SDIO block diagram
Figure 24-7. Command Token Format
Figure 24-8. Response Token Format
Figure 24-9. 1-bit data bus width
Figure 24-10. 4-bit data bus width
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...