GD32F20x User Manual
27
Figure 25-37. Process for self-refresh entry and exit
.............................................................................. 723
Figure 25-38. Process for power-down entry and exit
............................................................................. 724
Figure 26-1. CAN module block diagram
Figure 26-2. Transmission register
Figure 26-3. State of transmission mailbox
............................................................................................... 751
Figure 26-4. Reception register
Figure 26-7. 32-bit mask mode filter
Figure 26-8. 16-bit mask mode filter
Figure 26-9. 32-bit list mode filter
Figure 26-10. 16-bit list mode filter
Figure 27-1. ENET module block diagram
Figure 27-2. MAC/Tagged MAC frame format
............................................................................................ 783
Figure 27-3. Station management interface signals
................................................................................ 785
Figure 27-4. Media independent interface signals
................................................................................... 786
Figure 27-5. Reduced media-independent interface signals
.................................................................. 788
Figure 27-6. Wakeup frame filter register
Figure 27-7. System time update using the fine correction method
..................................................... 805
Figure 27-8. Descriptor ring and chain structure
..................................................................................... 809
Figure 27-9. Transmit descriptor
Figure 27-10. Receive descriptor
Figure 27-11. MAC interrupt scheme
Figure 27-12. Ethernet interrupt scheme
Figure 27-13. Wakeup frame filter register
................................................................................................ 841
Figure 28-1. USBFS block diagram
Figure 28-2. Connection with host or device mode
................................................................................. 877
Figure 28-3. Connection with OTG mode
Figure 28-4. State transition diagram of host port
................................................................................... 878
Figure 28-5. HOST mode FIFO space in SRAM
......................................................................................... 883
Figure 28-6. Host mode FIFO access register mapping
.......................................................................... 883
Figure 28-7. Device mode FIFO space in SRAM
....................................................................................... 884
Figure 28-8. Device mode FIFO access register mappimg
..................................................................... 884
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...