GD32F20x User Manual
929
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
B
T
B
S
T
P
E
N
Rese
rve
d
E
P
RX
F
OV
RE
N
S
T
P
F
E
N
Rese
rve
d
E
P
DIS
E
N
T
F
E
N
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:7
Reserved
Must be kept at reset value.
6
BTBSTPEN
Back-to-back SETUP packets (only for control OUT endpoint) interrupt enable bit
0: Disable back-to-back SETUP packets interrupt
1: Enable back-to-back SETUP packets interrupt
5
Reserved
Must be kept at reset value.
4
EPRXFOVREN
Endpoint Rx FIFO overrun interrupt enable bit
0: Disable endpoint Rx FIFO overrun interrupt
1: Enable endpoint Rx FIFO overrun interrupt
3
STPFEN
SETUP phase finished (only for control OUT endpoint) interrupt enable bit
0: Disable SETUP phase finished interrupt
1: Enable SETUP phase finished interrupt
2
Reserved
Must be kept at reset value.
1
EPDISEN
Endpoint disabled interrupt enable bit
0: Disable endpoint disabled interrupt
1: Enable endpoint disabled interrupt
0
TFEN
Transfer finished interrupt enable bit
0: Disable transfer finished interrupt
1: Enable transfer finished interrupt
Device all endpoints interrupt register (USBFS_DAEPINT)
Address offset: 0x0818
Reset value: 0x0000 0000
When an endpoint interrupt is triggered, USBFS sets corresponding bit in this register and
software should read this register to know which endpoint is asserting an interrupt.
This register has to be accessed by word (32-bit)
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...