![GigaDevice Semiconductor GD32F20 Series User Manual Download Page 66](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801066.webp)
GD32F20x User Manual
66
Figure 3-2. Waveform of the POR/PDR
V
DD
/V
DDA
V
POR
t
RSTTEMPO
2ms
Power Reset (Active Low)
t
V
PDR
600mV
V
hyst
V
DDA
domain
The LVD is used to detect whether the V
DD
/V
DDA
supply voltage is lower than a programmed
threshold selected by the LVDT[2:0] bits in the Power control register(PMU_CTL). The LVD
is enabled by setting the LVDEN bit. The LVDF bit, which in the Power status
register(PMU_CS), indicates if V
DD
/V
DDA
is higher or lower than the LVD threshold. This event
is internally connected to the EXTI line 16 and can generate an interrupt if it is enabled through
the EXTI registers.
Figure 3-3. Waveform of the LVD threshold
between the LVD threshold and the LVD output (LVD interrupt signal depends on EXTI line
16 rising or falling edge configuration). The following figure shows the relationship between
the supply voltage and the LVD signal. The hysteresis voltage (V
hyst
) is 100mV.
Figure 3-3. Waveform of the LVD threshold
V
DD
/V
DDA
LVD output
t
LVD threshold
100mV
V
hyst
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...