![GigaDevice Semiconductor GD32F20 Series User Manual Download Page 589](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801589.webp)
GD32F20x User Manual
589
0
HS
HS line status
0: Not in horizontal blanking period
1: In horizontal blanking period
22.7.3.
Status register1 (DCI_STAT1)
Address offset: 0x08
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
ELF
VSF
ESEF
OVRF
EFF
r
r
r
r
r
Bits
Fields
Descriptions
31:5
Reserved
Must keep the reset value
4
ELF
End of Line Flag
0 : No end of line flag
1: A line is captured by DCI
3
VSF
Vsync Flag
0: No vsync flag
1: A vsync blanking detected
2
ESEF
Embedded Synchronous Error Flag
0: No Embedded Synchronous Error Flag
1: A Embedded Synchronous Error detected
1
OVRF
FIFO Overrun Flag
0: No FIFO Overrun
1: A FIFO overrun occurs
0
EFF
End of Frame Flag
0: No end of frame flag
1: A frame is captured by DCI
22.7.4.
Interrupt enable register (DCI_INTEN)
Address offset: 0x0C
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...