GD32F20x User Manual
840
Reset value: 0x0000 0015
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
RFD[2:0]
Reserved
RFA[2:0]
rw
rw
Bits
Fields
Descriptions
31:7
Reserved
Must be kept at reset value
6:4
RFD[2:0]
Threshold of deactive flow control
This field configures the threshold of the deactive flow control. The value should
always be less than the Threshold of active flow control value configured in bits[2:0].
When the value of the unprocessed data in RxFIFO is less than this value
configured, the flow control function will deactive.
0x0: 256 bytes
0x1: 512 bytes
0x2: 768 bytes
0x3: 1024 bytes
0x4: 1280 bytes
0x5: 1536 bytes
0x6,0x7: 1792 bytes
3
Reserved
Must be kept at reset value
2:0
RFA[2:0]
Threshold of active flow control
This field configures the threshold of the active flow control. If flow control function
is enabled, when the value of the unprocessed data in RxFIFO is more than this
value configured, the flow control function will active.
0x0: 256 bytes
0x1: 512 bytes
0x2: 768 bytes
0x3: 1024 bytes
0x4: 1280 bytes
0x5: 1536 bytes
0x6,0x7: 1792 bytes
27.4.9.
MAC VLAN tag register (ENET_MAC_VLT)
Address offset: 0x001C
Reset value: 0x0000 0000
This register configures the IEEE 802.1Q VLAN Tag to identify the VLAN frames. The MAC
compares the 13
th
and 14
th
byte (length/type field) of the receiving frame with 0x8100, and
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...