GD32F20x User Manual
120
1: Reset the UART7
30
UART6RST
UART6 reset
This bit is set and reset by software.
0: No reset
1: Reset the UART6
29:24
Reserved
Must be kept at reset value
23
I2C2RST
I2C2 reset
This bit is set and reset by software.
0: No reset
1: Reset the I2C2
22:0
Reserved
Must be kept at reset value
5.3.20.
Configuration register 2 (RCU_ CFG2)
Address offset: 0x80
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit),half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
CKOUT1SEL[3:0]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CKOUT1DIV[5:0]
Reserved
CKOUT0DIV[5:0]
rw
rw
Bits
Fields
Descriptions
31:20
Reserved
Must be kept at reset value
19:16
CKOUT1SEL[3:0]
CKOUT1 clock source selection
Set and reset by software.
00xx: No clock selected
0100: System clock selected
0101: High Speed 8M Internal Oscillator clock (IRC8M) selected
0110: External High Speed oscillator clock (HXTAL) selected
0111: (CK_PLL / 2) clock selected
1000: CK_PLL1 clock selected
1001: CK_PLL2 clock divided by 2 selected
1010: EXT1 selected
1011: CK_PLL2 clock selected
15:14
Reserved
Must be kept at reset value
13:8
CKOUT1DIV[5:0]
The CK_OUT1 divider which the CK_OUT1 frequency can be reduced
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...