GD32F20x User Manual
117
24
USART5EN
USART5 clock enable
This bit is set and reset by software.
0: Disabled USART5 clock
1: Enabled USART5 clock
23:0
Reserved
Must be kept at reset value
5.3.16.
APB1 additional enable register (RCU_ADDAPB1EN)
Address offset: 0x68
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit),half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
UART7
EN
UART6
EN
Reserved
I2C2EN
Reserved
rw
rw
rw
5
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
Bits
Fields
Descriptions
31
UART7EN
UART7 clock enable
This bit is set and reset by software.
0: Disabled UART7 clock
1: Enabled UART7 clock
30
UART6EN
UART6 clock enable
This bit is set and reset by software.
0: Disabled UART6 clock
1: Enabled UART6 clock
29:24
Reserved
Must be kept at reset value
23
I2C2EN
I2C2 clock enable
This bit is set and reset by software.
0: Disabled I2C2 clock
1: Enabled I2C2 clock
22:0
Reserved
Must be kept at reset value
5.3.17.
AHB2 reset register (RCU_AHB2RST)
Address offset: 0x70
Reset value: 0x0000 0000
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...