![GigaDevice Semiconductor GD32F20 Series User Manual Download Page 269](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801269.webp)
GD32F20x User Manual
269
In ADC sync mode, the conversion starts alternately or simultaneously triggered by ADC0
master to ADC1 slave, according to the mode selected by the SYNCM[3:0] bits in
ADC1_CTL0 register.
In sync mode, when configure the conversion which is triggered by an external event, the
slave ADC must be configured as triggered by the software in order to prevent false triggers
to start unwanted conversion. However, the external trigger must be enabled for ADC master
and ADC slave.
The following modes can be configured:
Free mode
Regular parallel mode
Inserted parallel mode
Follow-up fast mode
Follow-up slow mode
Trigger rotation mode
Inserted parallel mode + regular parallel mode
Regular parallel mode + trigger rotation mode
Inserted parallel mode + follow-up fast mode
Inserted parallel mode + follow-up slow mode
In ADC sync mode, the DMA bit must be set even if it is not used; the converted data of ADC
slave can be read from the master data register.
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...