GD32F20x User Manual
21
Figure 14-2. Single conversion mode
Figure 14-3. Continuous conversion mode
............................................................................................... 258
Figure 14-4. Scan conversion mode, continuous disable
...................................................................... 259
Figure 14-5. Scan conversion mode, continuous enable
....................................................................... 260
Figure 14-6. Discontinuous conversion mode
.......................................................................................... 260
Figure 14-7. Auto-insertion, CTN = 1
Figure 14-8. Triggered insertion
Figure 14-9. Data alignment of 12-bit resolution
...................................................................................... 263
Figure 14-10. Data alignment of 10-bit resolution
.................................................................................... 263
Figure 14-11. Data alignment of 8-bit resolution
...................................................................................... 263
Figure 14-12. Data alignment of 6-bit resolution
...................................................................................... 264
Figure 14-13. 20-bit to 16-bit result truncation
.......................................................................................... 267
Figure 14-14. Numerical example with 5-bits shift and rounding
.......................................................... 268
Figure 14-15. ADC sync block diagram
Figure 14-16. Regular parallel mode on 16 channels
............................................................................... 271
Figure 14-17. Inserted parallel mode on 4 channels
................................................................................ 271
Figure 14-18. Follow-up fast mode on 1 channel in continuous conversion mode
........................... 272
Figure 14-19. Follow-up slow mode on 1 channel
.................................................................................... 273
Figure 14-20. Trigger rotation: inserted channel group
.......................................................................... 273
Figure 14-21. Trigger rotation: inserted channels in discontinuous mode
......................................... 274
Figure 14-22. Regular parallel & trigger rotation mode
........................................................................... 274
Figure 14-23. Trigger occurs during inserted conversion
...................................................................... 275
Figure 14-24. Follow-up single channel with inserted sequence CH1, CH2
........................................ 275
Figure 15-1. DAC block diagram
Figure 15-2. DAC LFSR algorithm
Figure 15-3. DAC triangle noise wave
Figure 16-1. Free watchdog block diagram
............................................................................................... 306
Figure 16-2. Window watchdog timer block diagram
.............................................................................. 312
Figure 16-3. Window watchdog timing diagram
....................................................................................... 313
Figure 17-1. Block diagram of RTC
Figure 18-1. Advanced timer block diagram
............................................................................................. 329
Figure 18-2. Normal mode, internal clock divided by 1
........................................................................... 330
Figure 18-3. Counter timing diagram with prescaler division change from 1 to 2 (PSC value change
Figure 18-4. Up-counter timechart, PSC=0/1
............................................................................................. 332
Figure 18-5. Up-counter timechart, change TIMERx_CAR on the go
.................................................... 333
Figure 18-6. Down-counter timechart, PSC=0/1
........................................................................................ 334
Figure 18-7. Down-counter timechart, change TIMERx_CAR on the go
.............................................. 335
Figure 18-8. Center-aligned counter timechart
......................................................................................... 336
Figure 18-9. Repetition timecart for center-aligned counter
.................................................................. 337
Figure 18-10. Repetition timechart for up-counter
................................................................................... 337
Figure 18-11. Repetition timechart for down-counter
.............................................................................. 338
Figure 18-12. Input capture logic
Figure 18-13. Output-compare under three modes
.................................................................................. 341
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...